2019-12-07 16:23:03 -08:00
|
|
|
/*
|
2021-02-05 18:05:31 -08:00
|
|
|
* Copyright (c) 2019-2021 CTCaer
|
2019-12-07 16:23:03 -08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _MEMORY_MAP_H_
|
|
|
|
#define _MEMORY_MAP_H_
|
|
|
|
|
|
|
|
/* --- BIT/BCT: 0x40000000 - 0x40003000 --- */
|
|
|
|
/* --- IPL: 0x40008000 - 0x40028000 --- */
|
2020-12-01 15:13:52 -08:00
|
|
|
#define LDR_LOAD_ADDR 0x40007000
|
|
|
|
|
2019-12-07 16:23:03 -08:00
|
|
|
#define IPL_LOAD_ADDR 0x40008000
|
2021-10-01 05:03:18 -07:00
|
|
|
#define IPL_SZ_MAX SZ_128K
|
2020-12-01 15:13:52 -08:00
|
|
|
|
2022-06-29 02:13:04 -07:00
|
|
|
#define XUSB_RING_ADDR 0x40020000 // XUSB EP context and TRB ring buffers.
|
2020-12-01 15:13:52 -08:00
|
|
|
|
2022-06-29 02:13:04 -07:00
|
|
|
#define SECMON_MIN_START 0x4002B000 // Minimum reserved address for secmon.
|
2020-12-01 15:13:52 -08:00
|
|
|
|
2019-12-07 16:23:03 -08:00
|
|
|
#define SDRAM_PARAMS_ADDR 0x40030000 // SDRAM extraction buffer during sdram init.
|
2022-06-29 02:13:04 -07:00
|
|
|
|
|
|
|
/* start.S / exception_handlers.S */
|
|
|
|
#define SYS_STACK_TOP_INIT 0x4003FF00
|
|
|
|
#define FIQ_STACK_TOP 0x40040000
|
|
|
|
#define IRQ_STACK_TOP 0x40040000
|
|
|
|
#define IPL_RELOC_ADDR 0x4003FF00
|
|
|
|
#define IPL_RELOC_SZ 0x10
|
|
|
|
#define EXCP_STORAGE_ADDR 0x4003FFF0
|
|
|
|
#define EXCP_STORAGE_SZ 0x10
|
2019-12-07 16:23:03 -08:00
|
|
|
|
|
|
|
/* --- DRAM START --- */
|
|
|
|
#define DRAM_START 0x80000000
|
2021-10-01 05:03:18 -07:00
|
|
|
#define HOS_RSVD SZ_16M // Do not write anything in this area.
|
2020-04-30 04:03:57 -07:00
|
|
|
|
2019-12-07 16:23:03 -08:00
|
|
|
#define NYX_LOAD_ADDR 0x81000000
|
2021-10-01 05:03:18 -07:00
|
|
|
#define NYX_SZ_MAX SZ_16M
|
2020-04-30 04:03:57 -07:00
|
|
|
/* --- Gap: 0x82000000 - 0x82FFFFFF --- */
|
|
|
|
|
|
|
|
/* Stack theoretical max: 33MB */
|
|
|
|
#define IPL_STACK_TOP 0x83100000
|
|
|
|
#define IPL_HEAP_START 0x84000000
|
2024-03-12 16:54:46 -07:00
|
|
|
#define IPL_HEAP_SZ (SZ_512M - SZ_64M)
|
|
|
|
|
|
|
|
#define SMMU_HEAP_ADDR 0xA0000000
|
2020-04-30 04:03:57 -07:00
|
|
|
/* --- Gap: 1040MB 0xA4000000 - 0xE4FFFFFF --- */
|
2019-12-07 16:23:03 -08:00
|
|
|
|
|
|
|
// Virtual disk / Chainloader buffers.
|
2020-07-19 10:32:22 -07:00
|
|
|
#define RAM_DISK_ADDR 0xA4000000
|
|
|
|
#define RAM_DISK_SZ 0x41000000 // 1040MB.
|
2021-02-05 18:05:31 -08:00
|
|
|
#define RAM_DISK2_SZ 0x21000000 // 528MB.
|
|
|
|
|
|
|
|
// NX BIS driver sector cache.
|
|
|
|
#define NX_BIS_CACHE_ADDR 0xC5000000
|
|
|
|
#define NX_BIS_CACHE_SZ 0x10020000 // 256MB.
|
|
|
|
#define NX_BIS_LOOKUP_ADDR 0xD6000000
|
|
|
|
#define NX_BIS_LOOKUP_SZ 0xF000000 // 240MB.
|
2020-07-19 10:32:22 -07:00
|
|
|
|
|
|
|
// L4T Kernel Panic Storage (PSTORE).
|
|
|
|
#define PSTORE_ADDR 0xB0000000
|
2021-10-01 05:03:18 -07:00
|
|
|
#define PSTORE_SZ SZ_2M
|
2020-04-30 04:03:57 -07:00
|
|
|
|
2019-12-07 16:23:03 -08:00
|
|
|
//#define DRAM_LIB_ADDR 0xE0000000
|
|
|
|
/* --- Chnldr: 252MB 0xC03C0000 - 0xCFFFFFFF --- */ //! Only used when chainloading.
|
2020-04-30 04:03:57 -07:00
|
|
|
|
|
|
|
// SDMMC DMA buffers 1
|
|
|
|
#define SDMMC_UPPER_BUFFER 0xE5000000
|
2021-10-01 05:03:18 -07:00
|
|
|
#define SDMMC_UP_BUF_SZ SZ_128M
|
2019-12-07 16:23:03 -08:00
|
|
|
|
|
|
|
// Nyx buffers.
|
|
|
|
#define NYX_STORAGE_ADDR 0xED000000
|
|
|
|
#define NYX_RES_ADDR 0xEE000000
|
2021-10-01 05:03:18 -07:00
|
|
|
#define NYX_RES_SZ SZ_16M
|
2020-04-30 04:03:57 -07:00
|
|
|
|
|
|
|
// SDMMC DMA buffers 2
|
|
|
|
#define SDXC_BUF_ALIGNED 0xEF000000
|
|
|
|
#define MIXD_BUF_ALIGNED 0xF0000000
|
|
|
|
#define EMMC_BUF_ALIGNED MIXD_BUF_ALIGNED
|
2021-10-01 05:03:18 -07:00
|
|
|
#define SDMMC_DMA_BUF_SZ SZ_16M // 4MB currently used.
|
2020-04-30 04:03:57 -07:00
|
|
|
|
|
|
|
// Nyx LvGL buffers.
|
|
|
|
#define NYX_LV_VDB_ADR 0xF1000000
|
|
|
|
#define NYX_FB_SZ 0x384000 // 1280 x 720 x 4.
|
|
|
|
#define NYX_LV_MEM_ADR 0xF1400000
|
|
|
|
#define NYX_LV_MEM_SZ 0x6600000 // 70MB.
|
2019-12-07 16:23:03 -08:00
|
|
|
|
|
|
|
// Framebuffer addresses.
|
2020-04-30 04:03:57 -07:00
|
|
|
#define IPL_FB_ADDRESS 0xF5A00000
|
2019-12-07 16:23:03 -08:00
|
|
|
#define IPL_FB_SZ 0x384000 // 720 x 1280 x 4.
|
2020-04-30 04:03:57 -07:00
|
|
|
#define LOG_FB_ADDRESS 0xF5E00000
|
2019-12-07 16:23:03 -08:00
|
|
|
#define LOG_FB_SZ 0x334000 // 1280 x 656 x 4.
|
2020-04-30 04:03:57 -07:00
|
|
|
#define NYX_FB_ADDRESS 0xF6200000
|
|
|
|
#define NYX_FB2_ADDRESS 0xF6600000
|
2019-12-07 16:23:03 -08:00
|
|
|
#define NYX_FB_SZ 0x384000 // 1280 x 720 x 4.
|
|
|
|
|
2022-06-29 02:13:04 -07:00
|
|
|
/* OBSOLETE: Very old hwinit based payloads were setting a carveout here. */
|
2020-04-30 04:03:57 -07:00
|
|
|
#define DRAM_MEM_HOLE_ADR 0xF6A00000
|
|
|
|
#define DRAM_MEM_HOLE_SZ 0x8140000
|
|
|
|
/* --- Hole: 129MB 0xF6A00000 - 0xFEB3FFFF --- */
|
|
|
|
#define DRAM_START2 0xFEB40000
|
2019-12-07 16:23:03 -08:00
|
|
|
|
2020-04-30 04:14:16 -07:00
|
|
|
// USB buffers.
|
|
|
|
#define USBD_ADDR 0xFEF00000
|
|
|
|
#define USB_DESCRIPTOR_ADDR 0xFEF40000
|
|
|
|
#define USB_EP_CONTROL_BUF_ADDR 0xFEF80000
|
|
|
|
#define USB_EP_BULK_IN_BUF_ADDR 0xFF000000
|
|
|
|
#define USB_EP_BULK_OUT_BUF_ADDR 0xFF800000
|
2021-10-01 05:03:18 -07:00
|
|
|
#define USB_EP_BULK_OUT_MAX_XFER SZ_8M
|
2020-04-30 04:14:16 -07:00
|
|
|
|
2019-12-07 16:23:03 -08:00
|
|
|
// #define EXT_PAYLOAD_ADDR 0xC0000000
|
|
|
|
// #define RCM_PAYLOAD_ADDR (EXT_PAYLOAD_ADDR + ALIGN(PATCHED_RELOC_SZ, 0x10))
|
2020-04-30 04:03:57 -07:00
|
|
|
// #define COREBOOT_ADDR (0xD0000000 - rom_size)
|
2019-12-07 16:23:03 -08:00
|
|
|
|
|
|
|
#endif
|